# **Specification**

for

**LCD Module** 

TS 1620 (V1.0)

#### 1. 0 FEATURES

• Display Mode: STN, Transmissive, Yellow-Green

• Display Formate: 16 Character x 2 Line

• Viewing Direction: 6 O'Clock

• Input Data: 4-Bits or 8-Bits interface available

• Display Font : 5 x 8 Dots

• Power Supply : Single Power Supply (5V±10%)

Driving Scheme: 1/16Duty,1/5BiasBACKLIGHT: LED (Yellow-Green)

### 2.0 ABSOLUTE MAXIMUM

| Item                       | Symbol | Min.     | Max.    | Unit |
|----------------------------|--------|----------|---------|------|
| Power Supply for logic     | Vdd    | -0.3     | +7.0    | V    |
| Power supply for LCD Drive | Vlcd   | Vdd-10.0 | Vdd+0.3 | V    |
| Input Voltage              | Vi     | -0.3     | Vdd+0.3 | V    |
| Operating Temperature      | Та     | 0        | +50     |      |
| Storage Temperature        | Tstg   | -10      | +60     |      |

#### 3.0ELECTRICAL CHARACTERISTICS

(Ta=25; Vdd=3.0V±10%, otherwise specified)

| Item                      | Symbol | Test Condition | Min. | Тур. | Max. | Unit |
|---------------------------|--------|----------------|------|------|------|------|
| Power Supply for Logic    | Vdd    |                | 4.7  | 5.0  | 5.5  | V    |
| Operating Voltage for LCD | Vdd-Vo |                |      | 5.0  |      | V    |
| Input High voltage        | Vih    |                | 2.2  |      | Vdd  | V    |
| Input Low voltage         | Vil    |                | -0.3 |      | 0.6  | V    |
| Output High voltage       | Voh    | -Ioh=0.2mA     | 2.4  |      |      | V    |
| Output Low voltage        | Vol    | Iol=1.2mA      |      |      | 0.4  | V    |
| Power supply current      | Idd    | Vdd=3.0v       |      | 1.1  |      | mA   |

#### 4.0 MECHANICAL PARAMETERS

| Item           | Description   | Unit |
|----------------|---------------|------|
| PCB Dimension  | 80.0*36.0*1.6 | mm   |
| View Dimension | 63.8*15.8     | mm   |

## 5. 0 PIN ASSIGNMENT

| No. | Symbol | Level |                                                   | Function                     |  |  |  |  |  |  |  |
|-----|--------|-------|---------------------------------------------------|------------------------------|--|--|--|--|--|--|--|
| 1   | Vss    |       | 0V                                                |                              |  |  |  |  |  |  |  |
| 2   | Vdd    |       | +5V                                               | Power Supply                 |  |  |  |  |  |  |  |
| 3   | V0     |       | for LCD                                           |                              |  |  |  |  |  |  |  |
| 4   | RS     | H/L   | Register Select: H:Data Input L:Instruction Input |                              |  |  |  |  |  |  |  |
| 5   | R/W    | H/L   | H-                                                | -Read LWrite                 |  |  |  |  |  |  |  |
| 6   | Е      | H.H-L |                                                   | Enable Signal                |  |  |  |  |  |  |  |
| 7   | DB0    | H/L   |                                                   |                              |  |  |  |  |  |  |  |
| 8   | DB1    | H/L   |                                                   |                              |  |  |  |  |  |  |  |
| 9   | DB2    | H/L   | Data bu                                           | s used in 8 bit transfer     |  |  |  |  |  |  |  |
| 10  | DB3    | H/L   |                                                   |                              |  |  |  |  |  |  |  |
| 11  | DB4    | H/L   |                                                   |                              |  |  |  |  |  |  |  |
| 12  | DB5    | H/L   | Data bus fo                                       | or both 4 and 8 bit transfer |  |  |  |  |  |  |  |
| 13  | DB6    | H/L   |                                                   |                              |  |  |  |  |  |  |  |
| 14  | DB7    | H/L   |                                                   |                              |  |  |  |  |  |  |  |
| 15  | BLA    |       | BL                                                | ACKLIGHT +5V                 |  |  |  |  |  |  |  |
| 16  | BLK    |       | BL                                                | ACKLIGHT 0V-                 |  |  |  |  |  |  |  |

### 6.0 BLOCK DIAGRAM



## 7.0 POWER SUPPLY BLOCK DIAGRAM





## 8.0 TIMING CHARACTERISTICS

|                                                                | Write Mode                                                                    | e (Writing data from MPU t       | o ST706               | 6U)       |              |          |
|----------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------|-----------------------|-----------|--------------|----------|
| Tc                                                             | Enable Cycle Time                                                             | Pin E                            | 1200                  | -         | -            | ns       |
| T <sub>PW</sub>                                                | Enable Pulse Width                                                            | Pin E                            | 140                   | -         | -            | ns       |
| $T_R, T_F$                                                     | Enable Rise/Fall Time                                                         | Pin E                            | 1                     | -         | 25           | ns       |
| T <sub>AS</sub>                                                | Address Setup Time                                                            | Pins: RS,RW,E                    | 0                     | -         | -            | ns       |
| T <sub>AH</sub>                                                | Address Hold Time                                                             | Pins: RS,RW,E                    | 10                    | 1         | -            | ns       |
| $T_{DSW}$                                                      | Data Setup Time                                                               | Pins: DB0 - DB7                  | 40                    | ı         | ı            | ns       |
| T <sub>H</sub>                                                 | Data Hold Time                                                                | Pins: DB0 - DB7                  | 10                    | ı         | ı            | ns       |
|                                                                |                                                                               |                                  |                       |           |              |          |
|                                                                | Read Mode                                                                     | (Reading Data from ST70          | 66U to N              | IPU)      |              |          |
| T <sub>C</sub>                                                 |                                                                               | (Reading Data from ST70<br>Pin E | 66U to N<br>1200      | MPU)<br>- | -            | ns       |
| T <sub>C</sub>                                                 | Enable Cycle Time                                                             |                                  |                       |           | -            | ns<br>ns |
|                                                                | Enable Cycle Time<br>Enable Pulse Width                                       | Pin E                            | 1200                  | -         | -<br>-<br>25 |          |
| T <sub>PW</sub>                                                | Enable Cycle Time<br>Enable Pulse Width<br>Enable Rise/Fall Time              | Pin E<br>Pin E                   | 1200<br>140           | -         | -<br>-<br>25 | ns       |
| T <sub>PW</sub>                                                | Enable Cycle Time<br>Enable Pulse Width<br>Enable Rise/Fall Time              | Pin E Pin E                      | 1200<br>140<br>-      | -         |              | ns<br>ns |
| T <sub>PW</sub> T <sub>R</sub> ,T <sub>F</sub> T <sub>AS</sub> | Enable Cycle Time Enable Pulse Width Enable Rise/Fall Time Address Setup Time | Pin E Pin E Pin E Pins: RS,RW,E  | 1200<br>140<br>-<br>0 | -         |              | ns<br>ns |

#### Writing data from MPU to ST7066U



#### Reading data from ST7066U to MPU



## 9.0 Display control instruction

The display control instructions control the internal state of the ST7066U-0A. Instruction is received from MPU to ST7066U-0A for the display control. The following table shows various instructions.

There are four categories of instructions that:

- Designate ST7066U functions, such as display format, data length, etc.
- Set internal RAM addresses
- Perform data transfer with internal RAM
- Others

#### Instruction Table:

|                                  |    |     |     | Inst | ructi | on ( | Code |         |     |     |                                                                                                                                              | Description      |
|----------------------------------|----|-----|-----|------|-------|------|------|---------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Instruction                      | RS | R/W | DB7 | DB6  | DB5   | DB4  | DB3  | DB2     | DB1 | DB0 | Description                                                                                                                                  | Time<br>(270KHz) |
| Clear<br>Display                 | 0  | 0   | 0   | 0    | 0     | 0    | 0    | 0       | 0   |     | Write "20H" to DDRAM. and<br>set DDRAM address to<br>"00H" from AC                                                                           | 1.52 ms          |
| Return<br>Home                   | 0  | 0   | 0   | 0    | 0     | 0    | 0    | 0 0     |     | х   | Set DDRAM address to<br>"00H" from AC and return<br>cursor to its original position<br>if shifted. The contents of<br>DDRAM are not changed. | 1.52 ms          |
| Entry Mode<br>Set                | 0  | 0   | 0   | 0    | 0     | 0    | 0    | 0 1 1/1 |     | u)  | Sets cursor move direction<br>and specifies display shift.<br>These operations are<br>performed during data write<br>and read.               | 37 us            |
| Display<br>ON/OFF                | 0  | 0   | 0   | 0    | 0     | 0    | 1    | 1 D     |     | В   | D=1:entire display on<br>C=1:cursor on<br>B=1:cursor position on                                                                             | 37 us            |
| Cursor or<br>Display<br>Shift    | 0  | 0   | 0   | 0    | 0     | 1    | S/C  | R/L     | ×   | ×   | Set cursor moving and<br>display shift control bit, and<br>the direction, without<br>changing DDRAM data.                                    | 37 us            |
| Function<br>Set                  | 0  | 0   | 0   | 0    | 1     | DL   | N    | F       | ×   | х   | DL:interface data is 8/4 bits<br>N:number of line is 2/1<br>F:font size is 5x11/5x8                                                          | 37 us            |
| Set CGRAM<br>address             | 0  | 0   | 0   | 1    | AC5   | AC4  | AC3  | AC2     | AC1 | AC0 | Set CGRAM address in<br>address counter                                                                                                      | 37 us            |
| Set DDRAM<br>address             | 0  | 0   | 1   | AC6  | AC5   | AC4  | AC3  | AC2     | AC1 | AC0 | address counter                                                                                                                              | 37 us            |
| Read Busy<br>flag and<br>address | 0  | 1   | BF  | AC6  | AC5   | AC4  | AC3  | AC2     | AC1 | AC0 | Whether during internal<br>operation or not can be<br>known by reading BF. The<br>contents of address counte<br>can also be read.            | 0 us             |
| Write data<br>to RAM             | 1  | 0   | D7  | D6   | D5    | D4   | D3   | 03 D2   |     | D0  | Write data into internal<br>RAM<br>(DDRAM/CGRAM)                                                                                             | 37 us            |
| Read data<br>from RAM            | 1  | 1   | D7  | D6   | D5    | D4   | D3   | D2      | D1  | D0  | Read data from internal<br>RAM<br>(DDRAM/CGRAM)                                                                                              | 37 us            |

#### Note

Be sure the ST7066U is not in the busy state (BF = 0) before sending an instruction from the MPU to the ST7066U. If an instruction is sent without checking the busy flag, the time between the first instruction and next instruction will take much longer than the instruction time itself. Refer to Instruction Table for the list of each instruction execution time.

## Instruction Description

#### Clear Display

RS RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0

Code 0 0 0 0 0 0 0 0 0 1

Clear all the display data by writing "20H" (space code) to all DDRAM address, and set DDRAM address to "00H" into AC (address counter). Return cursor to the original status, namely, bring the cursor to the left edge on first line of the display. Make entry mode increment (I/D = "1").

#### Return Home

RS RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
de 0 0 0 0 0 0 0 0 1 x

Return Home is cursor return home instruction. Set DDRAM address to "00H" into the address counter. Return cursor to its original site and return display to its original status, if shifted. Contents of DDRAM does not change.

#### Entry Mode Set

RS RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0

Code 0 0 0 0 0 0 0 1 UD S

Set the moving direction of cursor and display.

#### > I/D: Increment / decrement of DDRAM address (cursor or blink)

When I/D = "High", cursor/blink moves to right and DDRAM address is increased by 1.

When I/D = "Low", cursor/blink moves to left and DDRAM address is decreased by 1.

\* CGRAM operates the same as DDRAM, when read from or write to CGRAM.

#### S: Shift of entire display

When DDRAM read (CGRAM read/write) operation or S = "Low", shift of entire display is not performed. If S = "High" and DDRAM write operation, shift of entire display is performed according to I/D value (I/D = "1" : shift left, I/D = "0" : shift right).

| s | I/D | Description                    |
|---|-----|--------------------------------|
| Н | Н   | Shift the display to the left  |
| н | L   | Shift the display to the right |

#### Display ON/OFF

RS RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0

| Code | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В |
|------|---|---|---|---|---|---|---|---|---|---|
|      |   |   |   |   |   |   |   |   |   |   |

Control display/cursor/blink ON/OFF 1 bit register.

#### D : Display ON/OFF control bit

When D = "High", entire display is turned on.

When D = "Low", display is turned off, but display data is remained in DDRAM.

#### C : Cursor ON/OFF control bit

When C = "High", cursor is turned on.

When C = "Low", cursor is disappeared in current display, but I/D register remains its data.

#### B : Cursor Blink ON/OFF control bit

When B = "High", cursor blink is on, that performs alternate between all the high data and display character at the cursor position.

When B = "Low", blink is off.

#### Cursor or Display Shift

RS RW DB7 DB6 DB6 DB4 DB3 DB2 DB1 DB0

| Code | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | Х | х |
|------|---|---|---|---|---|---|-----|-----|---|---|
|      |   | _ | _ | _ | _ |   |     |     | ~ | ~ |

Without writing or reading of display data, shift right/left cursor position or display. This instruction is used to correct or search display data. During 2-line mode display, cursor moves to the 2nd line after 40th digit of 1st line. Note that display shift is performed simultaneously in all the line. When displayed data is shifted repeatedly, each line shifted individually. When display shift is performed, the contents of address counter are not changed.

| S/C | R/L | Description                                                  | AC Value |
|-----|-----|--------------------------------------------------------------|----------|
| L   | L   | Shift cursor to the left                                     | AC=AC-1  |
| L   | Н   | Shift cursor to the right                                    | AC=AC+1  |
| Н   | L   | Shift display to the left. Cursor follows the display shift  | AC=AC    |
| Н   | Н   | Shift display to the right. Cursor follows the display shift | AC=AC    |

#### Function Set

RS RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0



#### DL : Interface data length control bit

When DL = "High", it means 8-bit bus mode with MPU.

When DL = "Low", it means 4-bit bus mode with MPU. So to speak, DL is a signal to select 8-bit or 4-bit bus mode.

When 4-bit bus mode, it needs to transfer 4-bit data by two times.

#### N : Display line number control bit

When N = "Low", it means 1-line display mode.

When N = "High", 2-line display mode is set.

#### > F: Display font type control bit

When F = "Low", it means 5 x 8 dots format display mode

When F = "High", 5 x11 dots format display mode.

| N | F | No. of Display Lines | Character Font | Duty Factor |
|---|---|----------------------|----------------|-------------|
| L | L | 1                    | 5x8            | 1/8         |
| L | Н | 1                    | 5x11           | 1/11        |
| Н | х | 2                    | 5x8            | 1/16        |

#### Set CGRAM Address



Set CGRAM address to AC.

This instruction makes CGRAM data available from MPU.

#### Set DDRAM Address



Set DDRAM address to AC.

This instruction makes DDRAM data available from MPU.

When 1-line display mode (N = 0), DDRAM address is from "00H" to "4FH".

In 2-line display mode (N = 1), DDRAM address in the 1st line is from "00H" to "27H", and DDRAM address in the 2nd line is from "40H" to "67H".

#### Read Busy Flag and Address

RS RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0



When BF = "High", indicates that the internal operation is being processed. So during this time the next instruction cannot be accepted.

The address Counter (AC) stores DDRAM/CGRAM addresses, transferred from IR.

After writing into (reading from) DDRAM/CGRAM, AC is automatically increased (decreased) by 1.

#### Write Data to CGRAM or DDRAM

RS RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0



Write binary 8-bit data to DDRAM/CGRAM.

The selection of RAM from DDRAM, CGRAM, is set by the previous address set instruction

: DDRAM address set, CGRAM address set. RAM set instruction can also determine the AC direction to RAM.

After write operation, the address is automatically increased/decreased by 1, according to the entry mode.

#### Read Data from CGRAM or DDRAM

RS RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0



Read binary 8-bit data from DDRAM/CGRAM.

The selection of RAM is set by the previous address set instruction. If address set instruction of RAM is not performed before this instruction, the data that read first is invalid, because the direction of AC is not determined. If you read RAM data several times without RAM address set instruction before read operation, you can get correct RAM data from the second, but the first data would be incorrect, because there is no time margin to transfer RAM data.

In case of DDRAM read operation, cursor shift instruction plays the same role as DDRAM address set instruction: it also transfer RAM data to output data register. After read operation address counter is automatically increased/decreased by 1 according to the entry mode. After CGRAM read operation, display shift may not be executed correctly.

\* In case of RAM write operation, after this AC is increased/decreased by 1 like read operation. In this time, AC indicates the next address position, but you can read only the previous data by read instruction.



| VO.7           | 066-             | nΑ |      |      |      |      |      |      |      |      |      |      |      | -    |      |      |
|----------------|------------------|----|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| 67-64<br>63-60 |                  | _  | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 |
| 0000           | CG<br>RAM<br>(1) |    |      | 8    | 8    |      |      | =    |      |      |      |      | 9    | *    | Œ    | Ě    |
| 0001           | (2)              |    |      | i    |      |      | æ    | 4    |      |      |      | ř    | *    | Á    | ä    | C    |
| 0010           | (3)              |    |      | 2    | B    | R    | b    |      |      |      |      |      | ¥,   | ×    | 8    | E    |
| 0011           | (4)              |    | ₩    | Š    | 0    | 5    | C    | S    |      |      |      | ņ    | Ï    | E    | 8    | ø    |
| 0100           | (5)              |    | \$   | 4    |      |      |      | ŧ,   |      |      |      | I    | k    | h    |      | S    |
| 0101           | (6)              |    | ×    | 5    |      | U    | æ    | u    |      |      | •    | Ä    | *    |      | Œ    | Ü    |
| 0110           | (7)              |    | 8    | 6    |      | Ų    | ř    | Ų    |      |      | 7    | i    |      |      | ø    | Š    |
| 0111           | (8)              |    | ×    | 7    | 8    | W    | 9    | W    |      |      | 7    |      | ×    | ņ    | g    | 8    |
| 1000           | (1)              |    | Ĭ.   | 8    |      | X    | h    | Ж    |      |      | ×    | ij   | *    | Ų    |      | 8    |
| 1001           | (2)              |    | i    | 9    |      | ¥    |      | 9    |      |      |      | Ì    | į    | ı    | •    |      |
| 1010           | (3)              |    | *    | *    |      | X    | ü    | Z    |      |      |      |      | Ů    | i.   | j    | -    |
| 1011           | (4)              |    |      | *    | K    |      | k    | i    |      |      | ×    | ÿ    |      |      | ×    |      |
| 1100           | (5)              |    |      | ×    |      | ¥    |      |      |      |      |      |      | 7    | ņ    | \$   | ×    |
| 1101           | (6)              |    |      |      | ×    | 1    | M    | ì    |      |      |      | Z    | *    | .,   | Ł    |      |
| 1110           | (7)              |    |      | *    |      |      |      | *    |      |      |      |      | ü    |      | ň    |      |
| 1441           | (8)              |    |      | 9    | m    |      | ×    | ě.   |      |      |      |      | 7    | iii  | ×    |      |

## 9. EXTERNAL DIMENSIONS

